Ganesh, Ch. and Kumar, T. Sravan and Pallavi, S. and Reddy, G. Sai Preetham (2024) Design and Analysis of Dynamic Comparator for High Speed Digital Applications. In: Theory and Applications of Engineering Research Vol. 3. B P International, pp. 157-176. ISBN 978-81-969435-5-4
Full text not available from this repository.Abstract
Comparators are an essential component in modern digital VLSI design, serving as a fundamental building block. Despite their straightforward logic design, their prevalent use in high-performance systems highlights the criticality of optimizing their performance and power consumption. As a result, there is a constant need to improve the efficiency and effectiveness of comparator designs. A faster and power-efficient comparator is thus desirable. So, here we design a three different comparators with static and dynamic style using CMOS technology and CNTFET technology. The comparator we are designing is a 2-bit magnitude comparator using the PTL design approach. The schematic is designed with the help of Verilog-based netlist file is created which is then simulated in the H-Spice tool to analyze the performance of comparators.
Item Type: | Book Section |
---|---|
Subjects: | Eprints AP open Archive > Engineering |
Depositing User: | Unnamed user with email admin@eprints.apopenarchive.com |
Date Deposited: | 18 Jan 2024 05:40 |
Last Modified: | 18 Jan 2024 05:40 |
URI: | http://asian.go4sending.com/id/eprint/1949 |